

**Code** : 15MC51T

| Register |  |  |  |  |
|----------|--|--|--|--|
| Number   |  |  |  |  |

## V Semester Diploma Examination, April/May-2018

PROGRAMMING LOGIC CONTROLLER Time: 3 Hours [ Max. Marks : 100 Note: Answer any six questions from PART - A (ii) Answer any seven full questions from PART - **B**. PART - A (Answer any six) 5 Explain the classification of PLC. 1. Explain different PLC programming standards. 2. Explain the different types of outputs used in PLC. 3. 5 Explain basic compare function in PLC. 4. 5 Explain PLC retentive function. 5. 5 Explain PLC High speed counter. 6. Explain PLC Up/Down combination counter. 5 7. Explain the operation of master control relay function. 5 8.

Explain how a jump with return instruction work.

9.

5

| 5MC       | 51T   | 2 of 2                                                                                                                                         | 1436     |
|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|           |       | PART – B                                                                                                                                       |          |
|           |       | (Answer any seven)                                                                                                                             |          |
| 10.       | (a)   | Explain the different discrete I/P modules that can be interfaced with PLC.                                                                    | 5        |
|           |       | Compare between Relay logic control and Programmable logic control.                                                                            | 5        |
| 11.       | Expla | ain the internal architecture of PLC with neat diagram.                                                                                        | 10       |
| 12. ·     | (a)   | Construct the PLC ladder diagram for standard start-stop-seal circuit.                                                                         | 5        |
|           | (b)   | Construct the PLC ladder diagram for Forward-Reverse – stop with mutua interlocks circuit.                                                     | 1 5      |
| 13.       | Cons  | struct the PLC ladder diagram and timing diagram to illustrate the one shot time ation function for process control application.               | er<br>10 |
| 14.       |       | struct the PLC ladder diagram and timing diagram to illustrate the limited of timer function for process control application.  BY BETA CONSOLE | n<br>10  |
| 15.<br>BE |       | astruct a PLC ladder diagram to illustrate the delay of start of the countincess.                                                              | g<br>10  |
| 16.       | Cor   | nstruct a PLC ladder diagram to illustrate the Rate-per-time-period program.                                                                   | 10       |
| 17.       | Ap    | plying the concept of shift registers, explain flashing arrow pattern and registers.                                                           | 10       |
| 18.       | (a)   | Explain the operation of skip function.                                                                                                        | 5        |
|           | (b)   |                                                                                                                                                | 5        |
| 19.       | . (a) | Explain PID module                                                                                                                             | 5        |
|           | (b)   | Explain SCADA system.                                                                                                                          | 5        |